

# Datasheet

# **IMPINJ M830/M850 SERIES TAG CHIPS**

TAG CHIP DATASHEET IPJ-M830A-A00 IPJ-M850A-A00



1

#### 1 OVERVIEW

Impinj® M800 series RAIN RFID tag chips provide high performance, fast inventory capability, and advanced features for next-generation, universal RAIN RFID tags.

The Impinj M800 series includes the Impinj M830 and M850 tag chips which can be attached to or embedded in nearly any item, anywhere in the world, to enable solutions for enterprise use case challenges and to open new possibilities in retail and supply chain applications. The Impinj M800 series' leading-edge performance extends tag read range and enables connectivity of small retail merchandise such as jewelry and cosmetics and enhancing the efficiency of package and asset tracking applications. With new improvements to Impinj AutoTune™ adaptive tuning and unmatched readability, the Impinj M830 and M850 boost performance for small tag designs to meet enterprise performance requirements, making them truly universal tag chips that simplify retail and supply chain RAIN deployments. Additionally, the new Impinj Enduro™ V2 bonding pads strengthen tag chip adhesive bonding, providing optimal mechanical stability, assembly consistency, and manufacturing reliability for inlays, leading to outstanding durability over the lifespan of a tag. The Impinj M800 series sets the standard in RAIN RFID innovation, building upon trusted and proven Impinj technology while introducing new capabilities to help users tag more items, read them from farther away, and expand IoT connectivity.

The Impinj M830 and M850 tag chips are distinguished by the amount of EPC and user memory available, as shown in the summary section below. These Impinj tag chips provide increased sensitivity, improved readability, advanced features, and are compatible with the global GS1 UHF Gen2v2 standard which ISO/IEC standardized as 18000-63.

When combined with a next-generation reader like the <u>Impinj R700 RAIN RFID reader</u>, Impinj M800 series-based tags help to advance RAIN RFID performance at dock doors, conveyors, and store exits.

### 1.1 Specifications Summary

- Read sensitivity of up to -25.5 dBm with a dipole antenna
- Write sensitivity of up to -20 dBm with a dipole antenna
- 96 bits of Serialized TID with 48-bit serial number
- Two memory configuration options:
  - o Impini M830: 128 bits of EPC memory, 0 bits of user memory
  - o Impini M850: 96 bits of EPC memory, 32 bits of user memory
- Drop-in inlay compatibility between Impini M700 and M800 series tag chips
- ISO/IEC 18000-63:2015 and EPCglobal Gen2v2 compliant

### 1.2 Features Summary

The Impinj platform lays a foundation for the development of IoT solutions, RAIN devices, and RAIN tags, extending the Internet's reach from the cloud, through edge connectivity devices, all the way to physical items. As part of the platform, Impinj uniquely provides patented features and technologies that extend the capabilities of a standardized RAIN system. These include: Impinj AutoTune V3, Enduro V2, FastID, Integra V2, MarginRead, Protected Mode, and TagFocus. Please see below for details about key features.

- **Impinj AutoTune™ V3 Adaptive RF Tuning** Optimizes performance to the tag's environment for improved readability across different materials, tag form factors, and operating frequencies.
- Impinj Integra™ V2 Memory Diagnostics Suite of diagnostics that verifies tag chip health
  and validates data encoding to consistently deliver more accurate data and reliable tags. This
  includes built-in memory error detection with parity checking applied throughout normal Gen2v2
  operation.
- Impinj Protected Mode Enables loss prevention and protects consumer privacy by making a
  tag invisible to RAIN readers. The tag can be returned to normal operation and made visible to
  readers using a secure password.



- User-Selectable Memory Map Enables user to switch between M830 and M850 memory maps one time.
- **Short-Range Mode** Decreases a tag's read range by >90% via the EPCglobal Gen2v2 *Untraceable* command.
- Shared Access and Kill Passwords Protects tag memory blocks or permanently deactivates the tag.
- Impinj Enduro™ V2 IC Bonding Technology Patented bonding pad design optimizes ecofriendly tag performance and delivers high-quality tags for improved tag yield, reliability, and durability.
- Impinj TagFocus™ Read Redundancy Prevention Unique algorithm prevents multiple reads of the same chip so that hard-to-read tags can be read more accurately within a complex population of tags.
- Impinj FastID™ High-Speed Reading Reduces inventory time by simplifying the tagidentification steps needed when using a TID-based numbering system.
- Self-Serialization Scalable built-in serialization.



# **TABLE OF CONTENTS**

| 1 | Overview                                                       |      |   |
|---|----------------------------------------------------------------|------|---|
|   | 1.1 Specifications Summary                                     |      |   |
|   | 1.2 Features Summary                                           |      |   |
| 2 |                                                                |      |   |
|   | 2.1 Scope                                                      |      |   |
|   | 2.2 Reference Documents                                        | 4    | 4 |
| 3 | Functional Description                                         | !    | 5 |
|   | 3.1 Impinj M800 Series Tag Chip Block Diagram                  | !    | 5 |
|   | 3.1.1 Power Management                                         | !    | 5 |
|   | 3.1.2 Impinj AutoTune V3                                       | !    | 5 |
|   | 3.1.3 Modulator/Demodulator                                    | !    | 5 |
|   | 3.1.4 Tag Controller                                           | !    | 5 |
|   | 3.1.5 Nonvolatile Memory                                       | 5    | 5 |
|   | 3.2 Support for Optional Gen2v2 Commands                       | f    | 6 |
|   | 3.3 Impinj Integra V2 Memory Diagnostics                       |      |   |
|   | 3.3.1 Memory Parity Self-Check                                 |      |   |
|   | 3.3.2 Recommended Memory Parity Self-Check Usage Guidelines    | {    | 8 |
|   | 3.3.3 MarginRead Command                                       |      |   |
|   | 3.3.4 Recommended MarginRead Usage Guidelines                  | 10   | 0 |
|   | 3.4 Impinj Protected Mode                                      |      |   |
|   | 3.5 Advanced Impinj Inventory Features                         |      |   |
|   | 3.6 Pad Descriptions                                           |      |   |
|   | 3.7 Differential Antenna Input                                 | 11   | 1 |
|   | 3.8 Impini M800 Series Antenna Reference Designs               | 1    | 1 |
|   | 3.9 Impinj M800 Series Tag Chip Dimensions                     | . 12 | 2 |
| 4 |                                                                |      |   |
|   | 4.1 Antenna Connections                                        | . 12 | 2 |
|   | 4.2 Impedance Parameters                                       | . 12 | 2 |
|   | 4.3 Reader-to-Tag (Forward Link) Signal Characteristics        | . 14 | 4 |
|   | 4.4 Tag-to-Reader (Reverse Link) Signal Characteristics        | . 1  | 5 |
|   | 4.5 Impinj M830 Tag Chip Memory Map                            |      |   |
|   | 4.6 Impinj M850 Tag Chip Memory Map                            |      |   |
|   | 4.7 Logical vs. Physical Bit Identification                    | . 18 | 8 |
|   | 4.8 Reserved Memory                                            | . 18 | 8 |
|   | 4.8.1 Shared Access and Kill Password                          | . 19 | 9 |
|   | 4.8.2 Short-range Mode                                         |      |   |
|   | 4.8.3 Memory Map Selection                                     | . 2  | 1 |
|   | 4.8.4 Impinj AutoTune Disable and AutoTune Value               |      |   |
|   | 4.9 EPC Memory (EPC Data, Protocol Control Bits, and CRC16)    | . 22 | 2 |
|   | 4.9.1 CRC16                                                    |      |   |
|   | 4.9.2 Protocol Control Word and Extended Protocol Control Word | . 22 | 2 |
|   | 4.9.3 EPC Data                                                 | . 23 | 3 |
|   | 4.10Tag Identification (TID) Memory                            | . 24 | 4 |
|   | 4.11User Memory4.11User Memory                                 |      |   |
| 5 | Absolute Maximum Ratings                                       | . 2! | 5 |
|   | 5.1 Temperature                                                |      |   |
|   | 5.2 Electrostatic Discharge (ESD) Tolerance                    |      |   |
|   | 5.3 NVM Use Model                                              |      |   |
| 6 | Ordering Information                                           | . 2  | 7 |
| 7 |                                                                | 28   |   |



### **2 INTRODUCTION**

### 2.1 Scope

This datasheet defines the physical and logical specifications for EPCglobal Gen2-compliant Impinj M800 series tag chips, a reader-talks-first, radio frequency identification (RFID) component operating in the UHF frequency range.

#### 2.2 Reference Documents

The following reference documents were used to compile this datasheet:

- EPC™ Radio-Frequency Identity Protocols Generation-2 UHF RFID Protocol for Communications at 860 MHz – 960 MHz (Gen2v2 Specification) Release 2.1, Jul 2018
  - The conventions used in the Gen2v2 Specification (normative references, terms and definitions, symbols, abbreviated terms, and notation) were adopted in the drafting of this datasheet. Users of this datasheet should familiarize themselves with the Gen2v2 Specification.
- Impinj M830 and M850 Wafer Specification
- Impinj Wafer Map Orientation Guide
- TID Memory Maps for Impinj Monza Self-Serialization Application Note
- EPC<sup>™</sup> Tag Data Standard (TDS) Release 2.0, Aug 2022
- Interoperability Test System for EPC Compliant Class-1 Generation-2 UHF RFID Devices Release.2.0.1, Feb 2016

Consult these documents for more information about compliance standards and specifications.



#### 3 FUNCTIONAL DESCRIPTION

The Impinj M800 series tag chips fully support all mandatory commands of the EPCglobal Gen2v2 specification as well as optional commands and features (see Support for Optional Gen2v2 Commands, section 3.2).

#### 3.1 Impini M800 Series Tag Chip Block Diagram

AutoTune

POWER
MANAGEMENT

POWER
MANAGEMENT

DEMODULATOR/
DEMODULATOR/
DEMODULATOR

OSCILLATOR

DIGITAL CONTROL

DIGITAL CONTROL

Figure 1: Block Diagram

### 3.1.1 Power Management

The tag is activated by proximity to an active reader. When the tag enters a reader's RF field, the Power Management block converts the induced electromagnetic field to the DC voltage that powers the chip.

### 3.1.2 Impini AutoTune V3

The Impinj AutoTune V3 block adjusts Impinj M800 series tag chip power harvesting from the inlay antenna by adjusting the chip's input capacitance. The refined tuning algorithm improves symmetry around tag resonances and widens the dynamic range of the IC sensitivity across the entire 860-960 MHz UHF spectrum. Impinj AutoTune adjustment occurs at every IC power up and is held for the remainder of the time that the tag chip is powered. For information on how to read out the Impinj AutoTune values or configure this feature, refer to the Memory Map Selection section.

#### 3.1.3 Modulator/Demodulator

The Impinj M800 series tag chips demodulate any of a reader's three possible modulation formats, DSB-ASK, SSB-ASK, or PR-ASK with PIE encoding. The tag communicates to a reader via backscatter of the incident RF waveform by switching the reflection coefficient of its antenna ports between reflective and absorptive states. Backscattered data is encoded as either FM0 or Miller subcarrier modulation (with the reader commanding both the encoding choice and the data rate).

### 3.1.4 Tag Controller

The Tag Controller block is a finite state machine (digital logic) that carries out command sequences and performs a number of overhead duties.

### 3.1.5 Nonvolatile Memory

The Impinj M800 series tag chip embedded memory is nonvolatile memory (NVM) cell technology, specifically optimized for RFID applications. All programming overhead circuitry is integrated on chip. Impinj M800 series tag chip NVM provides 10,000 write cycle endurance or 10-year data retention.



The memory write speed for Impinj M800 series is 2.9 ms per *Write*, *BlockWrite*, *Lock* or *Kill* operation, for writing up to 32 bits.

The NVM block is organized into three segments:

EPC memory:

Impinj M830: 128 bitsImpinj M850: 96 bits

The Protocol-Control word contains an additional 9 programmable bits

User memory:

Impinj M830: 0 bitsImpinj M850: 32 bits

 Reserved memory, which includes the shared access and kill passwords, and feature and chip control words

The ROM-based Tag Identification (TID) memory contains the EPCglobal class ID, the manufacturer identification, and the model number. It also contains an extended TID consisting of a 16-bit header and 48-bit serialization.

See Table 1 for the Impini M800 series memory organization.

Table 1: Impinj M800 Series Memory Organization

| Memory Section       | Impinj M830                       | Impinj M850                       |  |  |  |  |
|----------------------|-----------------------------------|-----------------------------------|--|--|--|--|
| EPC                  | 128 bits                          | 96 bits                           |  |  |  |  |
| User                 | 0 bits                            | 32 bits                           |  |  |  |  |
|                      | Serial Number – 48 bits           | Serial Number – 48 bits           |  |  |  |  |
| TID (not changeable) | Extended TID Header – 16 bits     | Extended TID Header – 16 bits     |  |  |  |  |
|                      | Company/Model Number – 32 bits    | Company/Model Number – 32 bits    |  |  |  |  |
|                      | Chip Configuration                | Chip Configuration                |  |  |  |  |
| Reserved             | Kill Password – 32 bits, shared   | Kill Password – 32 bits, shared   |  |  |  |  |
|                      | Access Password – 32 bits, shared | Access Password – 32 bits, shared |  |  |  |  |

### 3.2 Support for Optional Gen2v2 Commands

Impinj M800 series tag chips support the optional commands listed in Table 2. For further details on these commands, refer to the EPC<sup>™</sup> Radio-Frequency Identity Protocols Generation-2 UHF RFID Protocol for Communications at 860 MHz − 960 MHz (Gen2v2 Specification).



Table 2: Supported EPCglobal Gen2v2 Specification Commands

| Command     | Details                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Access      | <ul> <li>Supports full functionality of the Access command</li> <li>Allows control of user access to write and/or lock the tag</li> </ul>                                                                                                                                                                                                                                                                                                              |
| BlockWrite  | <ul> <li>Accepts valid one-word commands</li> <li>Accepts valid two-word commands if pointer is an even value</li> <li>Returns error code "Not supported" (00000001<sub>2</sub>) if it receives a valid two-word command with an odd value pointer</li> <li>Returns error code "Not supported" (00000001<sub>2</sub>) if it receives a command for more than two words</li> <li>Does not respond to BlockWrite commands of zero words</li> </ul>       |
| Lock        | <ul> <li>Separately lockable EPC and User memory banks</li> <li>Lockable access and kill password – these passwords share the same lock status and cannot be locked independently from each other. For further details on locking the shared password, see section 4.8.1.3</li> <li>The TID memory bank is perma-locked at the factory and is read only</li> </ul>                                                                                     |
| Untraceable | <ul> <li>Impinj M800 series tag chips support only the Range parameter of the Untraceable command to shift between short/reduced range and full, normal operating range. This includes supporting temporarily toggling the range.</li> <li>The EPC length field (L bits) must match the EPC length field (StoredPC bits 10<sub>h</sub> – 14<sub>h</sub>)</li> <li>For an alternative method to set a tag for short-range, see section 4.8.2</li> </ul> |

### 3.3 Impinj Integra V2 Memory Diagnostics

Impinj M800 series tag chips have improved data integrity features that enhance encoding and data reliability. These features include Memory Parity Self-Check and the *MarginRead* command.

### 3.3.1 Memory Parity Self-Check

The Impinj Integra V2 self-check feature in Impinj M800 series tag chips include automatic word-wise parity checking for all memory spaces. Automatic parity checking prevents tags from sending corrupt data to a reader during Gen2v2 inventory rounds or read operations.

The tag has an additional parity bit for each word stored on the chip used for implementing memory parity checks during typical Gen2v2 operations described in this section. The parity bits are used for internal parity checking and are not directly readable.

### 3.3.1.1 Factory Memory Parity Check

At IC power-up, parity is checked in Reserved memory words 4 and 5 and TID memory words 0 - 5. The tag will not send any response if parity fails on any of these words. If the tag backscatters an RN16, e.g. in response to a *Query* command during an inventory, the parity check has passed for this memory.

### 3.3.1.2 EPC Parity Check

During a typical inventory round, the EPC data, as specified by the EPC length, is checked for parity errors. If an error is detected in the EPC data at IC power-up, the tag will respond with a zero-length EPC. If an error is detected in the PC word, the tag will respond with a zero-length EPC and an inverted PacketCRC. If there are no parity errors, the tag will respond with the expected EPC data.



### 3.3.1.3 Read Memory Parity Check

Parity is checked on individual words of memory by issuing a *Read* command. The target word(s) will be checked for parity errors. If an error is detected, tag will respond with the read data and an inverted CRC. If there are no parity errors, the tag will respond with the expected data.

### 3.3.1.4 Shared Password Parity Check

Parity is checked on the shared password by issuing a *Kill* or *Access* command sequence. If an error is detected in the shared password, the tag will not be able to enter the **killed** or **secured** states and the tag will respond with the error codes shown below. If no errors are detected, the tag responds as expected and may therefore enter the **killed** or **secured** states by issuing the *Kill* or *Access* command sequences, respectively, with the correct password.

- Kill command sequence: tag with parity error in shared password responds with an error code as if the kill password = 0
  - Tag sends error code 000000002
- Access command sequence: tag with parity error in shared password responds with an error code indicating the access is disallowed
  - o Tag sends error code 000000002

### 3.3.2 Recommended Memory Parity Self-Check Usage Guidelines

Memory Parity Self-Check is designed to allow reliable, automatic screening capabilities to improve quality when manufacturing RAIN RFID tags with Impinj endpoint ICs. Memory failures are rare but are a reality of RFID tag manufacturing. In RAIN RFID, there are potential points of failure throughout the tag manufacturing ecosystem before finished tags are attached to items—from the silicon manufacturing process through inlay manufacturing, label conversion, and finally the printing and encoding of finished tags. If the integrity of a tag is compromised, it should be screened out as early as possible.

The Impinj Integra V2 Memory Parity Self-Check provides a seamless, built-in mechanism to minimize the risk of damaged parts being put into service. Bit flips are easily screened on Impinj M800 series tag chips as they will self-report issues, checking their memory during every Gen2v2 inventory round or read operation.

- If inventory rounds or read operations complete successfully, no parity errors were detected
- If locking an Impinj M800 series tag with a non-zero password, parity will be checked on the shared password automatically during the normal lock command sequence.
  - An Access command sequence is required before issuing a Lock command to a tag with a non-zero password
  - o Parity on the shared password is checked in response to the Access command
  - If the Access command sequence is successful, no parity errors were detected in the password

#### 3.3.3 MarginRead Command

MarginRead is a Gen2v2-compliant custom command supported by Impinj tag chips with Impinj Integra. This command allows a reader to explicitly verify that each bit of the tag chip NVM is strongly written and has sufficient charge margin for reliable operation. It is used for tag quality control to ensure data integrity and for failure analysis.

Table 3, Table 4, and Table 5 provide details about the custom Impini MarginRead command.



Table 3: MarginRead Command Code

| Command            | Code                  | Length           | Details                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------------------|-----------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Command MarginRead | Code 1110000000000001 | Length ≥ 67 bits | The MarginRead command allows checking for sufficient write margin of known data  The tag must be in the open or secured state to respond to the command  If a tag receives a MarginRead command with an invalid handle, it ignores that command  The tag responds with the Insufficient Power error code if the power is too low to execute a MarginRead  The tag responds with the Other error code if the margin is bad for a memory bit specified by the mask or if a non-matching bit is sent by the reader  The MarginRead command is only applicable for programmable sections of the memory and will ignore all mask bits that correspond to non- |
|                    |                       |                  | programmable parts of the memory.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

Table 4: MarginRead Command Details

| MarginRead<br>Command | Code Mem Bank E      |                                                | Bit Pointer                        | Length            | Mask          | RN     | CRC-16 |
|-----------------------|----------------------|------------------------------------------------|------------------------------------|-------------------|---------------|--------|--------|
| #bits                 |                      |                                                | EBV                                | 8                 | Variable      | 16     | 16     |
| Details               | 11100000<br>00000001 | 00: Reserved<br>01: EPC<br>10: TID<br>11: User | Starting Bit<br>Address<br>Pointer | Length in<br>Bits | Mask<br>Value | Handle | CRC-16 |



Table 5: MarginRead Command Field Descriptions

| Field       | Description                                                                                                                        |
|-------------|------------------------------------------------------------------------------------------------------------------------------------|
| Mem Bank    | The memory bank to access                                                                                                          |
| Bit Pointer | An EBV that indicates the starting bit address of the mask                                                                         |
| Length      | Length of the mask field from 1-255 A value of zero shall result in the command being ignored                                      |
| Mask        | This field must match the expected values of the bits  The chip checks that each bit matches what is in the mask field with margin |
| RN          | The tag will ignore any MarginRead command received with an invalid handle                                                         |

The tag response to the *MarginRead* Command uses the preamble specified by the TRext value in the *Query* command that initiated the round. See Table 6 for tag response details.

Table 6: Tag Response to a Passing MarginRead Command

| Response    | Header | RN     | CRC-16 |
|-------------|--------|--------|--------|
| #bits       | 1      | 16     | 16     |
| Description | 0      | Handle | CRC-16 |

### 3.3.4 Recommended MarginRead Usage Guidelines

There are several ways that the *MarginRead* command could be used with Impinj M800 series tag chips. Impinj M800 series ICs are pre-serialized at the factory; the *MarginRead* command allows a programming reader to check that the pre-serialized data is written correctly and does not need to be re-encoded. Another recommended use of *MarginRead* is secondary and independent verification of the encoding quality. *MarginRead* can also be used for diagnosis when doing failure analysis on tags.

### 3.4 Impinj Protected Mode

The Impinj M800 series tag chips include an advanced tag data protection feature that can be used to enhance consumer privacy while supporting EAS and loss prevention capabilities.

A tag with an Impinj M800 series tag chip can be made invisible to RAIN RFID readers using Impinj Protected Mode. It allows a tag to become completely RF silent to all Gen2v2 commands but return to normal Gen2v2 operation when it receives the correct command sequence.

For more information on enabling Impinj Protected Mode in Impinj M800 series tag chips, please request support through the Impinj Support Portal at <a href="https://support.impinj.com">https://support.impinj.com</a>.

### 3.5 Advanced Impinj Inventory Features

Impinj tag chips support two unique, patented features that work within the RAIN standard and boost inventory performance for traditional EPC and TID-based applications:

- Impinj TagFocus mode minimizes redundant reads of strong tags, allowing the reader to focus on weak tags that are typically the last to be found. Using Impinj TagFocus, readers can suppress previously read tags by indefinitely refreshing their S1 B state.
- Impinj FastID™ mode makes TID-based applications practical by boosting TID-based inventory speeds. Readers can inventory both the EPC and the TID without having to perform access commands. Setting the EPC word length to zero enables TID-only serialization.



### 3.6 Pad Descriptions

Impinj M800 series tag chips have two external Impinj Enduro pads available to the user: one RF+ pad, and one RF- pad. RF+ and RF- form a single differential antenna port, as shown in Table 7 (see also Figure 2 and Figure 3). Note that neither of these pads connects to the chip substrate.

**Table 7: Pad Descriptions** 

| External Signals | External Pad | Description                            |
|------------------|--------------|----------------------------------------|
| RF+              | 1            | Differential DE Input Dade for Antonna |
| RF-              | 2            | Differential RF Input Pads for Antenna |

### 3.7 Differential Antenna Input

All interaction with the Impinj M800 series tag chips, including generation of its internal power, air interface, negotiation sequences, and command execution, occurs via the chip's differential antenna port. The differential antenna port is connected with the RF+ pad connected to one terminal and the RF- pad connected to the other terminal.

Figure 2: Impinj M800 Series Tag Chip Die Orientation



Note: This image is for illustration purposes only.

### 3.8 Impinj M800 Series Antenna Reference Designs

Impinj M800 series tag chips are designed to be drop-in compatible in the same inlay antenna designs. Impinj has reference designs available for use by Impinj customers under the terms of the Impinj Antenna License Agreement.

Access to these reference design documents is restricted. To access these documents, users must obtain access permission by creating an Impinj access account and submitting a request form through the



<u>Impinj Partner Access page</u>. Once Impinj has accepted their request, users can use their access credentials to view the Impinj Endpoint IC reference design documents page on the Support Portal.

### 3.9 Impinj M800 Series Tag Chip Dimensions

Chip dimensions for Impinj M830/M850

- 362.0 μm x 247.0 μm rectangular die size
- 109.5 μm x 215.0 μm pad size
- 111.0 µm pad spacing at center of die
- 187.2 µm pad spacing at edge of die

### **4 INTERFACE CHARACTERISTICS**

This section describes the RF interface of the tag chip and the modulation characteristics of both communication links: reader-to-tag (Forward Link) and tag-to-reader (Reverse Link).

#### 4.1 Antenna Connections

Figure 3 shows antenna connections for Impini M800 series tag chips.



**Figure 3: Antenna Connection for Inlay Production** 

This connection configuration for inlay production connects the Impinj M800 series tag chip RF+ pad to one antenna terminal and the RF- pad to the opposite polarity terminal. Impinj Enduro pads allow relatively coarse antenna geometry, and thus enable relaxed resolution requirements for antenna patterning compared to bumped products. The diagram in Figure 3 shows the recommended antenna trace arrangement and chip placement, with antenna traces partially overlapping the Impinj Enduro pads but not extending into the clear space between Enduro pads.

### 4.2 Impedance Parameters

To realize the full performance potential of the Impinj M800 series tag chips, it is imperative that the antenna present the appropriate impedance at its terminals. A simplified lumped element tag chip model,



shown in Figure 4, is the conjugate of the optimum source impedance, which is *not* equal to the chip input impedance. This indirect, source-pull method of deriving the port model is necessary due to the nonlinear, time-varying nature of the tag RF circuits. The model is a good mathematical fit for the chip over a broad frequency range.

The lumped element values are listed in Table 8, where  $C_{mount}$  is the parasitic capacitance due to the antenna trace overlap with the chip surface,  $C_p$  appears at the chip terminals and is intrinsic to the chip, and  $R_p$  represents the energy conversion and energy absorption of the RF circuits.

Figure 4: Tag Chip Linearized RF Model



Table 8 shows the values for the chip port model for Impinj M800 series tag chips, which apply to all frequencies of the primary regions of operation (including North America and Europe).

Table 8: Impinj M800 Series RF Parameters

| Parameter                 | Typical Value | Comments                                                                            |  |  |  |  |  |
|---------------------------|---------------|-------------------------------------------------------------------------------------|--|--|--|--|--|
| Rp                        | 3.50 kΩ       | Calculated for linearized RF model shown in Figure 4.                               |  |  |  |  |  |
| Ср                        | 0.930 pF      | Intrinsic chip capacitance when AutoTune is mid-range, including Enduro pads.       |  |  |  |  |  |
| C <sub>mount</sub>        | 0.115 pF      | Typical capacitance due to adhesive and antenna mount parasitics.                   |  |  |  |  |  |
| Total Load<br>Capacitance | 1.045 pF      | Total load capacitance presented to antenna model of Figure 4 is: $C_p + C_{mount}$ |  |  |  |  |  |
| Read Sensitivity          | - 25.5 dBm    | Measured in a 50-ohm system using a response to a Query                             |  |  |  |  |  |
| Write Sensitivity         | - 20.0 dBm    | command with a +2.15 dBi gain ideal dipole antenna.                                 |  |  |  |  |  |



### 4.3 Reader-to-Tag (Forward Link) Signal Characteristics

**Table 9: Forward Link Signal Parameters** 

| Parameter                       | Minimum              | Typical                           | Maximum     | Units    | Comments                                                                                 |
|---------------------------------|----------------------|-----------------------------------|-------------|----------|------------------------------------------------------------------------------------------|
|                                 |                      |                                   | RF Characte | eristics |                                                                                          |
| Carrier<br>Frequency            | 860                  | 96                                |             | MHz      | North America: 902–928 MHz<br>Europe: 865–868 MHz                                        |
| Maximum<br>RF Field<br>Strength |                      |                                   | +20         | dBm      | Received by a tag with dipole antenna while sitting on a maximum power reader antenna    |
| Modulation                      |                      | DSB-ASK,<br>SSB-ASK,<br>or PR-ASK |             |          | Double and single sideband amplitude shift keying; phase-reversal amplitude shift keying |
| Data<br>Encoding                | - DIE                |                                   |             |          | Pulse-interval encoding                                                                  |
| Modulation<br>Depth             | 80                   |                                   | 100         | %        | (A-B)/A, A=envelope max., B=envelope min.                                                |
| Ripple,<br>Peak-to-<br>Peak     |                      |                                   | 5           | %        | Portion of A-B                                                                           |
| Rise Time<br>(tr,10-90%)        | 0                    |                                   | 0.33Tari    | sec      |                                                                                          |
| Fall Time (tf,10-90%)           | 0                    |                                   | 0.33Tari    | sec      |                                                                                          |
| Tari*                           | 6.25                 |                                   | 25          | μs       | Data 0 symbol period                                                                     |
| PIE Symbol<br>Ratio             | 1.5:1                |                                   | 2:1         |          | Data 1 symbol duration relative to Data 0                                                |
| Duty Cycle                      | 48                   |                                   | 82.3        | %        | Ratio of data symbol high time to total symbol time                                      |
| Pulse<br>Width                  | MAX(0.265<br>Tari,2) |                                   | 0.525Tari   | μs       | Pulse width defined as the low modulation time (50% amplitude)                           |

<sup>\*</sup>Values are nominal minimum and nominal maximum, and do not include frequency tolerance.

Apply appropriate frequency tolerance to derive absolute periods and frequencies.



### 4.4 Tag-to-Reader (Reverse Link) Signal Characteristics

**Table 10: Reverse Link Signal Parameters** 

| Parameter                                                                     | Minimum | Typical                                    | Maximum | Units | Comments                                                                                                 |  |  |  |  |  |  |
|-------------------------------------------------------------------------------|---------|--------------------------------------------|---------|-------|----------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Modulation Characteristics                                                    |         |                                            |         |       |                                                                                                          |  |  |  |  |  |  |
| Modulation                                                                    |         | ASK                                        |         |       | FET Modulator                                                                                            |  |  |  |  |  |  |
| Data Encoding                                                                 |         | Baseband<br>FM0 or<br>Miller<br>Subcarrier |         |       |                                                                                                          |  |  |  |  |  |  |
| Change in Modulator Reflection Coefficient $ \Delta\Gamma $ due to Modulation |         | 0.8                                        |         |       | $ \Delta\Gamma  = \left \Gamma_{reflect} - \Gamma_{absorb}\right $ (per read/write sensitivity, Table 8) |  |  |  |  |  |  |
| Duty Cycle                                                                    | 45      | 50                                         | 55      | %     |                                                                                                          |  |  |  |  |  |  |
|                                                                               | 1.5625  |                                            | 25      | μs    | Baseband FM0                                                                                             |  |  |  |  |  |  |
| Symbol Period                                                                 | 3.125   |                                            | 200     | μs    | Miller-modulated subcarrier                                                                              |  |  |  |  |  |  |
| Miller Subcarrier<br>Frequency*                                               | 40      |                                            | 640     | kHz   |                                                                                                          |  |  |  |  |  |  |

<sup>\*</sup> Values are nominal minimum and nominal maximum, and do not include frequency tolerance.

Apply appropriate frequency tolerance to derive absolute periods and frequencies.



## 4.5 Impinj M830 Tag Chip Memory Map

Table 11: Impinj M830 Physical/Logical Memory Map

| Memory         | Memory            | Memory                             |    |                                        |                 |                             |        |         | E       | Bit Ac            | ddres                         | s      |       |                  |     |                |                   |   |  |  |  |
|----------------|-------------------|------------------------------------|----|----------------------------------------|-----------------|-----------------------------|--------|---------|---------|-------------------|-------------------------------|--------|-------|------------------|-----|----------------|-------------------|---|--|--|--|
| Bank<br>Number | Bank<br>Name      | Bank Bit<br>Address                | 0  | 1                                      | 2               | 3                           | 4      | 5       | 6       | 7                 | 8                             | 9      | Α     | В                | С   | D              | Е                 | F |  |  |  |
|                |                   | 80 <sub>h</sub> -8F <sub>h</sub>   | S0 | S0 S2 S3 S0 SL S2 SL S3 RFU[7:0] = 00h |                 |                             |        |         |         |                   | S3 RFU[7:0] = 00 <sub>h</sub> |        |       |                  |     |                |                   |   |  |  |  |
|                |                   | 50 <sub>h</sub> -5F <sub>h</sub>   |    |                                        | •               |                             |        | •       | Т       | ID_Se             | rial[15:                      | 0]     |       |                  |     |                |                   |   |  |  |  |
|                |                   | 40 <sub>h</sub> -4F <sub>h</sub>   |    | TID_Serial[31:16]                      |                 |                             |        |         |         |                   |                               |        |       |                  |     |                |                   |   |  |  |  |
| 102            | TID<br>(ROM)      | 30 <sub>h</sub> -3F <sub>h</sub>   |    | TID_Serial[47:32]                      |                 |                             |        |         |         |                   |                               |        |       |                  |     |                |                   |   |  |  |  |
|                |                   | 20 <sub>h</sub> -2F <sub>h</sub>   |    | Extended TID Header = 2000h            |                 |                             |        |         |         |                   |                               |        |       |                  |     |                |                   |   |  |  |  |
|                |                   | 10 <sub>h</sub> -1F <sub>h</sub>   | Ν  | /IDID[3                                | 3:0] = <i>^</i> | 1 <sub>h</sub>              |        | r       |         |                   | Mode                          | el Num | ber = | 1B0 <sub>h</sub> |     |                |                   |   |  |  |  |
|                |                   | 00 <sub>h</sub> -0F <sub>h</sub>   | 1  | 1                                      | 1               | 0                           | 0      | 0       | 1       | 0                 | 1                             | 0      | 0     |                  | MDI | D[8:4] =       | = 00 <sub>h</sub> |   |  |  |  |
|                |                   | 90 <sub>h</sub> -9F <sub>h</sub>   |    |                                        |                 |                             |        |         |         | EPC               | [15:0]                        |        |       |                  |     |                |                   |   |  |  |  |
|                |                   | 80 <sub>h</sub> -8F <sub>h</sub>   |    |                                        |                 |                             |        |         |         | EPC[              | 31:16]                        |        |       |                  |     |                |                   |   |  |  |  |
|                |                   | 70 <sub>h</sub> -7F <sub>h</sub>   |    |                                        |                 |                             |        |         |         | EPC[              | 47:32]                        |        |       |                  |     |                |                   |   |  |  |  |
|                | EPC (NVM)         | 60 <sub>h</sub> -6F <sub>h</sub>   |    | EPC[63:48]                             |                 |                             |        |         |         |                   |                               |        |       |                  |     |                |                   |   |  |  |  |
| 012            |                   | 50 <sub>h</sub> -5F <sub>h</sub>   |    | EPC[79:64]                             |                 |                             |        |         |         |                   |                               |        |       |                  |     |                |                   |   |  |  |  |
|                |                   | 40 <sub>h</sub> -4F <sub>h</sub>   |    |                                        |                 |                             |        |         |         | EPC[              | 95:80]                        |        |       |                  |     |                |                   |   |  |  |  |
|                |                   | 30 <sub>h</sub> -3F <sub>h</sub>   |    | EPC[111:96]                            |                 |                             |        |         |         |                   |                               |        |       |                  |     |                |                   |   |  |  |  |
|                |                   | 20 <sub>h</sub> -2F <sub>h</sub>   |    | EPC[127:112]                           |                 |                             |        |         |         |                   |                               |        |       |                  |     |                |                   |   |  |  |  |
|                |                   | 10 <sub>h</sub> -1F <sub>h</sub>   |    | Protocol-Control Bits (PC)             |                 |                             |        |         |         |                   |                               |        |       |                  |     |                |                   |   |  |  |  |
|                |                   | 00 <sub>h</sub> -0F <sub>h</sub>   |    | CRC-16                                 |                 |                             |        |         |         |                   |                               |        |       |                  |     |                |                   |   |  |  |  |
|                |                   | 140 <sub>h</sub> -14F <sub>h</sub> |    |                                        |                 |                             |        | RFU     | [12:0]= | =000 <sub>h</sub> |                               |        |       |                  |     | A              | TV[2:0            | ] |  |  |  |
|                |                   | 70 <sub>h</sub> -7F <sub>h</sub>   |    |                                        |                 | Factory Calibration C[15:0] |        |         |         |                   |                               |        |       |                  |     |                |                   |   |  |  |  |
|                |                   | 60 <sub>h</sub> -6F <sub>h</sub>   |    | Factory Calibration B[15:0]            |                 |                             |        |         |         |                   |                               |        |       |                  |     |                |                   |   |  |  |  |
|                | /ED<br>)          | 50 <sub>h</sub> -5F <sub>h</sub>   |    |                                        |                 |                             |        | ı       | Factor  | y Calib           | ration                        | A[15:0 | ]     |                  |     |                |                   |   |  |  |  |
| 002            | RESERVED<br>(NVM) | 40 <sub>h</sub> -4F <sub>h</sub>   |    |                                        |                 | I                           | nterna | l Confi | g [15:  | 5]                |                               |        |       | SR               | М   | Inte<br>Confiç |                   | А |  |  |  |
|                |                   | 30 <sub>h</sub> -3F <sub>h</sub>   |    |                                        |                 |                             |        | Sh      | ared A  | Access            | Passw                         | ord[1  | 5:0]  |                  |     |                |                   |   |  |  |  |
|                |                   | 20 <sub>h</sub> -2F <sub>h</sub>   |    |                                        |                 |                             |        | Sha     | ared A  | ccess             | Passw                         | ord[31 | :16]  |                  |     |                |                   |   |  |  |  |
|                |                   | 10 <sub>h</sub> -1F <sub>h</sub>   |    |                                        |                 |                             |        | (       | Shared  | Kill P            | asswoi                        | d[15:0 | )]    |                  |     |                |                   |   |  |  |  |
|                |                   | 00 <sub>h</sub> -0F <sub>h</sub>   |    |                                        |                 |                             |        | S       | hared   | Kill Pa           | asswor                        | d[31:1 | 6]    |                  |     |                |                   |   |  |  |  |

Note: The Impinj M800 series tag chips have a single 32-bit password; the access and kill passwords are shared and aliased over one another.



### 4.6 Impinj M850 Tag Chip Memory Map

Table 12: Impinj M850 Physical/Logical Memory Map

| Memory         | Memory           | Memory                             |    |                                         |          |                |        |         | I       | Bit Ac            | ldres    | s        |       |                  |         |                |                   |    |
|----------------|------------------|------------------------------------|----|-----------------------------------------|----------|----------------|--------|---------|---------|-------------------|----------|----------|-------|------------------|---------|----------------|-------------------|----|
| Bank<br>Number | Bank<br>Name     | Bank Bit<br>Address                | 0  | 1                                       | 2        | 3              | 4      | 5       | 6       | 7                 | 8        | 9        | Α     | В                | С       | D              | Е                 | F  |
|                | M (M             | 10 <sub>h</sub> -1F <sub>h</sub>   |    |                                         |          |                |        |         |         | User              | [15:0]   |          |       |                  |         |                |                   |    |
| 112            | USER<br>(NVM)    | 00 <sub>h</sub> -0F <sub>h</sub>   |    |                                         |          |                |        |         |         | User[             | 31:16]   |          |       |                  |         |                |                   |    |
|                |                  | 80 <sub>h</sub> -8F <sub>h</sub>   | S0 | S2                                      | S3       | S0             | SL     | S2      | SL      | S3                |          |          | R     | EFU[7:           | 0] = 00 | ) <sub>h</sub> |                   |    |
|                |                  | 50 <sub>h</sub> -5F <sub>h</sub>   |    |                                         |          |                |        |         | Т       | ID_Se             | rial[15: | 0]       |       |                  |         |                |                   |    |
|                |                  | 40 <sub>h</sub> -4F <sub>h</sub>   |    |                                         |          |                |        |         | Т       | D_Ser             | ial[31:1 | 16]      |       |                  |         |                |                   |    |
| 102            | TID<br>(ROM)     | 30 <sub>h</sub> -3F <sub>h</sub>   |    | TID_Serial[47:32]                       |          |                |        |         |         |                   |          |          |       |                  |         |                |                   |    |
|                |                  | 20 <sub>h</sub> -2F <sub>h</sub>   |    | Extended TID Header = 2000 <sub>h</sub> |          |                |        |         |         |                   |          |          |       |                  |         |                |                   |    |
|                |                  | 10 <sub>h</sub> -1F <sub>h</sub>   | Λ  | /IDID[3                                 | 3:0] = - | 1 <sub>h</sub> |        |         |         |                   | Mode     | el Numb  | ber = | 1B0 <sub>h</sub> |         |                |                   |    |
|                |                  | 00 <sub>h</sub> -0F <sub>h</sub>   | 1  | 1                                       | 1        | 0              | 0      | 0       | 1       | 0                 | 1        | 0        | 0     |                  | MDI     | D[8:4]         | = 00 <sub>h</sub> |    |
|                |                  | 70 <sub>h</sub> -7F <sub>h</sub>   |    | EPC[15:0]                               |          |                |        |         |         |                   |          |          |       |                  |         |                |                   |    |
|                |                  | 60 <sub>h</sub> -6F <sub>h</sub>   |    | EPC[31:16]                              |          |                |        |         |         |                   |          |          |       |                  |         |                |                   |    |
|                | EPC (NVM)        | 50 <sub>h</sub> -5F <sub>h</sub>   |    | EPC[47:32]                              |          |                |        |         |         |                   |          |          |       |                  |         |                |                   |    |
| 012            |                  | 40 <sub>h</sub> -4F <sub>h</sub>   |    | EPC[63:48]                              |          |                |        |         |         |                   |          |          |       |                  |         |                |                   |    |
| 012            |                  | 30 <sub>h</sub> -3F <sub>h</sub>   |    | EPC[79:64]                              |          |                |        |         |         |                   |          |          |       |                  |         |                |                   |    |
|                |                  | 20 <sub>h</sub> -2F <sub>h</sub>   |    | EPC[95:80]                              |          |                |        |         |         |                   |          |          |       |                  |         |                |                   |    |
|                |                  | 10 <sub>h</sub> -1F <sub>h</sub>   |    |                                         |          |                |        |         | Proto   | col-Con           | trol Bit | ts (PC)  |       |                  |         |                |                   |    |
|                |                  | 00 <sub>h</sub> -0F <sub>h</sub>   |    |                                         |          |                |        |         |         | CRO               | C-16     |          |       |                  |         | 1              |                   |    |
|                |                  | 140 <sub>h</sub> -14F <sub>h</sub> |    |                                         |          |                |        | RFU     | [12:0]  | =000 <sub>h</sub> |          |          |       |                  |         | A              | ATV[2:0           | )] |
|                |                  | 70 <sub>h</sub> -7F <sub>h</sub>   |    |                                         |          |                |        | I       | Factor  | y Calib           | ration   | C[15:0]  |       |                  |         |                |                   |    |
|                |                  | 60 <sub>h</sub> -6F <sub>h</sub>   |    |                                         |          |                |        |         | Factor  | y Calib           | ration   | B[15:0]  |       |                  |         |                |                   |    |
|                | ERVED<br>IVM)    | 50 <sub>h</sub> -5F <sub>h</sub>   |    |                                         |          |                |        | ı       | Factor  | y Calib           | ration   | A[15:0]  |       |                  |         |                |                   |    |
| 002            | RESERVE<br>(NVM) | 40 <sub>h</sub> -4F <sub>h</sub>   |    |                                         |          | I              | nterna | ıl Conf | ig [15: | 5]                |          |          |       | SR               | M       |                | ernal<br>g [2:1]  | А  |
|                |                  | 30 <sub>h</sub> -3F <sub>h</sub>   |    |                                         |          |                |        | Sh      | ared A  | Access            | Passw    | ord[15/  | :0]   |                  |         |                |                   |    |
|                |                  | 20 <sub>h</sub> -2F <sub>h</sub>   |    |                                         |          |                |        | Sha     | ared A  | ccess l           | Passw    | ord[31:  | 16]   |                  |         |                |                   |    |
|                |                  | 10 <sub>h</sub> -1F <sub>h</sub>   |    |                                         |          |                |        |         | Share   | d Kill Pa         | asswoi   | rd[15:0] | ]     |                  |         |                |                   |    |
|                |                  | 00 <sub>h</sub> -0F <sub>h</sub>   |    |                                         |          |                |        | S       | Shared  | Kill Pa           | sswor    | d[31:16  | 6]    |                  |         |                |                   |    |

Note: The Impinj M800 series tag chips have a single 32-bit password; the access and kill passwords are shared and aliased over one another.



### 4.7 Logical vs. Physical Bit Identification

For the purposes of distinguishing most significant from least significant bits, a logical representation is used in this datasheet where MSBs correspond to large bit numbers and LSBs to small bit numbers. For example, Bit 15 is the logical MSB of a memory row in the memory map. Bit 0 is the LSB. A multi-bit word represented by WORD[N:0] is interpreted as MSB first when read from left to right. This convention should not be confused with the physical bit address indicated by the rows and column addresses in the memory map; the physical bit address, used for the memory bank bit addresses, describes the addressing used to access the memory.

### 4.8 Reserved Memory

Reserved memory contains the kill and access passwords, at bit locations 00-1Fh and 20-3Fh respectively. These passwords are the same for Impinj M800 tag chips and are programmed to zero at the factory. Reserved memory also contains three user configuration bits for Impinj M830/M850, which may only be changed in the **secured** state with a non-zero access password unless otherwise noted. The tag will transition from the **open** to **secured** state by receiving an *Access* command sequence with correct access password. Tags with a zero access password do not need the *Access* command sequence to transition to the **secured** state.

- SR = the short-range bit. This bit is set to zero at the factory. When this bit is set to one, the chip
  will operate in a short-range mode. The chip will not respond at all unless it is in short-range. This
  bit may be changed from the **secured** state with a non-zero password. This bit is at Reserved
  memory bit location 4Bh for Impini M830 and M850. See section 4.8.2 for more details.
- M = the memory map selection bit. At the factory, this bit is set to one for Impinj M830 and set to zero for Impinj M850. This bit may be written only once from the **secured** state with a zero or non-zero password. This bit is at Reserved memory bit location 4C<sub>h</sub> for Impinj M830 and M850. See section 4.8.2 for more details.
- A = the AutoTune disable bit. This bit is set to zero at the factory. When the AutoTune disable bit is zero, Impinj AutoTune works as normal. When the bit is one, Impinj AutoTune is disabled and the capacitance on the front end assumes the mid-range value. This bit may be changed from the secured state with a zero or non-zero password. This bit is at Reserved memory bit location 4Fh for all Impinj M800 tag chips. See section 4.8.3 for more details.

To write these three bits for Impinj M830/M850, a *Write* command or single word *BlockWrite* command must be issued to word 4 of Reserved memory. These bits must be written at the same time. The SR and A bits may be changed multiple times but the M bit may only be written once. When writing to this word to set the configuration bits, use the payloads as shown in Table 13 for Impinj M830/M50. The AutoTune value is marked ATV[2:0] in word  $14_h$  for Impinj M830/M850. The AutoTune value represents the tuning capacitance scale, from zero to four.



Table 13: Writing User Configurable Bits for Impini M830/M850, Word 4n of Reserved Memory

| Payload<br>(Hex) | Payload<br>(Binary)                     | Short-<br>range<br>Bit, SR | Memory<br>Map<br>Bit, M | AutoTune<br>Disable<br>Bit, A | Comments                                                                                                                                                                       |
|------------------|-----------------------------------------|----------------------------|-------------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0000             | 0000 0000<br>000 <b>0 0</b> 00 <b>0</b> | 0                          | 0                       | 0                             | Default values. Tag will be in normal range with AutoTune enabled. The M bit will be set to the Impinj M850 memory map, with 96 bits of EPC memory and 32 bits of User memory. |
| 0008             | 0000 0000<br>000 <b>0 1</b> 00 <b>0</b> | 0                          | 1                       | 0                             | Default values. Tag will be in normal range with AutoTune enabled. The M bit will be set to the Impinj M830 memory map, with 128 bits of EPC memory and no User memory.        |
| 0010             | 0000 0000<br>000 <b>1</b> 000 <b>0</b>  | 1                          | 0                       | 0                             | Tag will be in short-range with AutoTune enabled. The M bit will be set to the Impinj M850 memory map, with 96 bits of EPC memory and 32 bits of User memory.                  |
| 0001             | 0000 0000<br>000 <b>0</b> 000 <b>1</b>  | 0                          | 0                       | 1                             | Tag will be in normal range with AutoTune disabled. The M bit will be set to the Impinj M850 memory map, with 96 bits of EPC memory and 32 bits of User memory.                |
| 0011             | 0000 0000<br>000 <b>1</b> 000 <b>1</b>  | 1                          | 0                       | 1                             | Tag will be in short-range with AutoTune disabled. The M bit will be set to the Impinj M850 memory map, with 96 bits of EPC memory and 32 bits of User memory.                 |

Note: This word must be written to in the secured state. If changing the SR bit, the tag must also have a non-zero access password, entering the secured state using the Access command. The M bit may only be written once – after it is written once, this word can be re-written but the M bit value will not change.

#### 4.8.1 Shared Access and Kill Password

Impinj M800 series tag chips have a single 32-bit password; the access and kill passwords are shared and aliased over one another. The same password is used for both *Access* and *Kill* commands. *Write, BlockWrite* or *Lock* commands to the access password will affect the kill password and vice versa. The password may be read or written from either address. Multi-row reads of the Reserved memory bank will return the same password for words 0-1 and 2-3. The default value for the shared password is all zeroes. Impinj M800 series tag chips will respond to *Access, Kill* and *Lock* commands as if the access and kill passwords were logically independent even though they share the same physical memory.

#### 4.8.1.1 Access Password

The single shared 32-bit password functions as the access password in Reserved memory  $20_h$  to  $3F_h$ , MSB first. The default value is all zeroes. Tags with a non-zero access password will require a reader to issue this password as part of an *Access* command before transitioning to the **secured** state. The password stored in the access password location will always have the same value and lock status as the kill password.



#### 4.8.1.2 Kill Password

The single shared 32-bit password functions as the kill password in Reserve Memory  $00_h$  to  $1F_h$ , MSB first. The default value is all zeroes. Tags with a non-zero kill password will require a reader to issue this password as part of *Kill* command before permanently transitioning to the **killed** state. Tags in the **killed** state will not respond to any commands. A tag will not execute a kill operation if its kill password is all zeroes.

### 4.8.1.3 Locking Password

Impinj M800 series tag chips must have the access and kill passwords locked in the same way. The table below lists specific examples of valid payloads for locking the access and kill passwords. It is possible to lock additional memory alongside the passwords as well – additional payloads are supported as long as the access and kill password lock settings are set to the same value during the lock operation. If the payload for the *Lock* command is not valid, the tag chip will respond back with an error code "Not supported" (00000001b). For further details about the *Lock* command, refer to the Gen2v2 specification.

| Lock Command<br>Payload (Hex)  | Lock Command Payload<br>(Binary) | Description                                                                                                                         |  |  |  |  |  |
|--------------------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| A0000                          | 1010 0000 0000 0000 0000         | Access and kill passwords are unlocked and are readable or writable from the <b>open</b> or <b>secured</b> states.                  |  |  |  |  |  |
| F0000                          | 1111 0000 0000 0000 0000         | Access and kill passwords are permanently unlocked and are readable or writable from the open or secured states.                    |  |  |  |  |  |
| A0280                          | 1010 0000 0010 1000 0000         | Access and kill passwords are locked and are readable or writable from the <b>secured</b> state but not from the <b>open</b> state. |  |  |  |  |  |
| F03C0 1111 0000 0011 1100 0000 |                                  | Access and kill passwords are permanently locked and are not readable or writable from any state.                                   |  |  |  |  |  |

Table 14: Supported Lock Command Payloads for Locking Passwords

### 4.8.2 Short-range Mode

Impinj M800 series tag chips come with a short-range capability to enhance consumer privacy. The short-range bit (SR) in Reserved memory may be written when the tag is in the **secured** state with a non-zero access password. The tag chip would require an *Access* command with the correct access password to transition from the **open** to **secured** state.

- The factory programmed value of the short-range bit is zero, which means the tag operates at full range and short-range is disabled.
- To enable short-range, a reader writes the SR bit to a one. The tag will only respond when it is near the reader, reducing the IC's read range to less than 1/10<sup>th</sup> of its normal range.
- To disable short-range mode, a reader writes the SR bit to a zero.

Refer to Table 13 for example values to configure bits in Reserved memory.

Short-range may also be configured using the Gen2v2 *Untraceable* command by specifying the *range* field as described below. The tag must be in the **secured** state with a non-zero access password in order to use the *Untraceable* command.

- If the *range* field is set to 10<sub>2</sub>: the SR bit will be set to one and the tag will be set to short-range operation.
- If the *range* field is set to 00<sub>2</sub>: the SR bit will be set to zero and the tag will be set to normal range operation.



- If the *range* field is set to 01<sub>2</sub>: the SR bit will not be changed but the tag will operate as per the inverse of the SR bit value. For example:
  - o If the tag is in normal range with SR = 0, and in the **secured** state when it receives an *Untraceable* command with range = 01<sub>2</sub>, it will function in short-range operation until it loses energy. This may be used to ensure that a reader has enough power to communicate with a short-range tag before committing the change to memory.

0

### 4.8.3 Memory Map Selection

The memory map selection bit is in word 4<sub>h</sub>, marked M in the memory map. The Impinj M830 and M850 are electrically identical chips with different default memory map selections set at the factory:

- Impinj M830 has a default M bit value of one, which selects the memory map with 128 bits of EPC memory and no User memory. Refer to Table 11 for memory map details.
- Impinj M850 has a default M bit value of zero, which selects the memory map with 96 bits of EPC memory and 32 bits of User memory. Refer to Table 12 for memory map details.

The M bit may be written only once from the **secured** state. The value may be permanently locked by rewriting the default value or changed only one time from zero to one (for the M850) or from one to zero (for the M830) to select the other memory map. After the memory map selection bit is written, it is locked and may not be changed again. In addition, if any valid *Lock* command is issued to the tag, the memory map selection bit will be permanently locked.

Note: The value of the M bit does not affect the Model Number in the TID, which is fixed.

### 4.8.4 Impinj AutoTune Disable and AutoTune Value

The AutoTune disable bit is in word 4h, marked A in the memory map. The AutoTune value is marked ATV[2:0] in word 14h for Impinj M830/M850. The AutoTune value represents the tuning capacitance scale, from zero to four. A value of zero removes 100 fF of capacitance across the RF input of the tag and a value of four adds 100 fF across the RF input of the chip. See Table 15 for the mapping between AutoTune value and the change in input capacitance. A reader acquires the AutoTune value by issuing a single word *Read* command to the appropriate word in the Reserved memory bank. The AutoTune value is not writable.

- The factory programmed value of the AutoTune disable bit is zero, enabling AutoTune by default.
- To disable AutoTune, a reader writes the A bit to a one. When the AutoTune bit is disabled, the capacitance across the RF input is set to 0 fF. Note that the readout of AutoTune value represents the value the IC would have tuned to with AutoTune enabled, and not the current capacitance across the RF input to the tag.
- To re-enable AutoTune, a reader writes the A bit to a zero.

Refer to Table 13 for example values to configure bits in Reserved memory.



Table 15: Impini AutoTune Value

| Impinj Autotune Value | Change in Input Capacitance (fF) |
|-----------------------|----------------------------------|
| 0 <sub>h</sub>        | -100                             |
| 1 <sub>h</sub>        | -40                              |
| 2 <sub>h</sub>        | 0                                |
| 3 <sub>h</sub>        | +40                              |
| <b>4</b> <sub>h</sub> | +100                             |

### 4.9 EPC Memory (EPC Data, Protocol Control Bits, and CRC16)

As per the Gen2v2 specification, tag chip EPC memory contains a 16-bit cyclic-redundancy check word (CRC16) at memory addresses  $00_h$  to  $0F_h$ ; the 16 protocol-control bits (PC) at memory addresses  $10_h$  to  $1F_h$ ; and an EPC value beginning at address  $20_h$ .

#### 4.9.1 CRC16

The tag calculates the CRC16 upon power-up over the stored PC bits and the EPC specified by the EPC length field in the stored PC.

#### 4.9.2 Protocol Control Word and Extended Protocol Control Word

The 16 protocol control bits, or PC word, include a five-bit EPC length (L bits), a one-bit read-only User memory indicator (UMI), a one-bit read-only extended protocol control indicator (XI), and nine bits of programmable memory from  $17_h$  to  $1F_h$  for the numbering system identifier toggle bit, T, and either Reserved for Future Use or Application Family Identifier (RFU or AFI), bits  $18_h$  to  $1F_h$ .

- For Impinj M830 tag chips, the UMI bit is set to 0 to indicate the absence of User memory. The factory default PC word value is 3000h.
- For Impinj M850 tag chips, the UMI bit is set to 1 to indicate the presence of User memory. The factory default PC word value is 3400h.

Impinj M830 and M850 tag chips do not implement XPC W1.



Table 16: StoredPC Bit Values Following the Gen2v2 Specification

| EPC Memory<br>Bank Bit<br>Address | Name          | How Set?                   | Descriptor                                                     | Setting                                                                                                      |
|-----------------------------------|---------------|----------------------------|----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| 10 <sub>h</sub> -14 <sub>h</sub>  | L bits        | Written                    | EPC length field                                               |                                                                                                              |
| 15 <sub>h</sub>                   | UMI           | Fixed                      | User memory indicator (File_0 indicator)                       | 0: Impinj M830<br>1: Impinj M850                                                                             |
| 16 <sub>h</sub>                   | ΧI            | Computed (to a value of 0) | XPC_W1 indicator                                               | 0: Impinj M830/M850, as the tag has no XPC_W1                                                                |
| 17 <sub>h</sub>                   | Т             | Written                    | Numbering System<br>Identifier Toggle                          | 0: Tag is used in a GS1<br>EPCglobal™ Application<br>1: Tag is used in a non-GS1<br>EPCglobal™ Application   |
| 18 <sub>h</sub> -1F <sub>h</sub>  | RFU<br>or AFI | Per the<br>Application     | Reserved for Future<br>Use or Application<br>Family Identifier | GS1 EPCglobal™ Application:<br>RFU and fixed at zero<br>Non-GS1 EPCglobal™<br>Application: See ISO/IEC 15961 |

For more details about the PC field or the CRC16, see the Gen2v2 specification.

A tag reply to an ACK command, during an inventory round, will be determined by which bits are set in the PC word and if the tag is backscattering a truncated EPC. The following table shows the possible tag responses for Impinj M800 series tag chips, following the Gen2v2 specification.

Table 17: Tag reply to an ACK command from the Gen2v2 specification

| _ | ΥI | XEB | Trunc- | C AND | Т                                               |      | Notes            |           |                                                      |
|---|----|-----|--------|-------|-------------------------------------------------|------|------------------|-----------|------------------------------------------------------|
| • | ΛI | YLD | ation  | immed | PC                                              | XPC  | EPC <sup>1</sup> | CRC       | Notes                                                |
| 0 | 0  | 0   | 0      | 0     | StoredPC(10 <sub>h</sub> –<br>1F <sub>h</sub> ) | None | Full             | PacketCRC | Impinj<br>M830/M850<br>do NOT<br>implement<br>XPC_W1 |
| 0 | 0  | 0   | 1      | 0     | 000002                                          | None | Truncated        | PacketCRC |                                                      |
| 1 | 0  | 0   | 1      | 0     | 000002                                          | None | Truncated        | PacketCRC |                                                      |
| 1 | 0  | 0   | 0      | 0     | StoredPC(10 <sub>h</sub> – 1F <sub>h</sub> ),   | None | Full             | PacketCRC |                                                      |

<sup>&</sup>lt;sup>1</sup>Full means an EPC whose length is specified by the L bits in the StoredPC; truncated means an EPC whose length is shortened by a prior Select command specifying truncation. See Select command details in the Gen2v2 specification for more details.

#### 4.9.3 EPC Data

The EPC memory bank of Impinj M830 tag chips supports a maximum EPC size of 128 bits, and a maximum EPC size of 96 bits for M850 (see Table 1). The default EPC length from the factory is 96 bits. It is possible to adjust the EPC length according to the parameters laid out in the Gen2v2 standard by adjusting the five-bit EPC length in the PC word. The EPC value written into the chip from the factory is



listed below in Table 18. The "X" nibbles in the pre-programmed EPC are pre-serialized values that follow the Impini Monza Self-Serialization formula for Impini M800 series tag chips.

For more details on the pre-serialization formula used to generate the factory-programmed EPC, refer to the <u>TID Memory Maps for Monza Self-Serialization</u>.

Table 18: EPC at Factory-Program

| Impinj Part<br>Number     | Tag Chip Model | Factory default<br>PC Bits (HEX) | EPC Value Pre-programmed at the Factory (hex) |  |  |  |  |
|---------------------------|----------------|----------------------------------|-----------------------------------------------|--|--|--|--|
| IPJ-M830A-A00 Impinj M830 |                | 3000                             | E280 11B0 A5XX XXXX XXXX XXXX                 |  |  |  |  |
| IPJ-M850A-A00 Impinj M850 |                | 3400                             | E280 11B0 A5XX XXXX XXXX XXXX                 |  |  |  |  |

### 4.10 Tag Identification (TID) Memory

The ROM-based Tag Identification memory contains Impinj-specific data as shown in Table 19.

- The EPCglobal<sup>™</sup> Class ID (E2<sub>h</sub>) is stored in TID bit locations 00<sub>h</sub>-07<sub>h</sub>.
- Bit 08<sub>h</sub> is the XTID (X) indicator bit; X has a value of 1 to indicate the presence of an extended TID, consisting of a 16-bit header and a 48-bit serialization.
- Bit 09<sub>h</sub> is the Security (S) indicator bit; S has a value of 0 to indicate the Impinj M830 and M850 tag chips do not support the *Authenticate* and/or *Challenge* commands.
- Bit 0Ah is the File (F) indicator bit; F has a value of 0 to indicate the Impinj M830 and M850 tag chips do not support the *FileOpen* command.
- The GS1-assigned 9-bit Manufacturer Identifier (MDID) for Impinj is 000000001<sub>2</sub> and is located in TID memory bit locations 0B<sub>h</sub>-13<sub>h</sub>. (Note: the location of the MDID is shown in Tag Memory, section 0, and the bit details are given in Table 19.)
- The Impini M800 tag chip model number is located in TID memory bit locations 14<sub>h</sub>-1F<sub>h</sub>. See Table 20 for details on Impini M800 series tag model numbers.
- TID bit locations 80h-87h contain read-only flag state bits. The flag state values are mapped to memory and may be used to read the current flag states or may be used for tag filtering with the *Select* command. For the S0, S2 and S3 bits, a value of 0 indicates the tag is in the A state for the given session, and a value of 1 indicates the tag is in the B state. If the SL flag is asserted, the SL bit will be 1; if de-asserted, the SL bit will be 0. Using any combination of these bits allows for selected tags based on any or all of these states through a single *Select* command.



**Table 19: TID Memory Details** 

| Memory         | Memory    | Memory Memory<br>Bank Bank Bit   |                                        | Bit Address         |    |    |    |                  |   |   |                  |   |   |   |    |        |     |   |
|----------------|-----------|----------------------------------|----------------------------------------|---------------------|----|----|----|------------------|---|---|------------------|---|---|---|----|--------|-----|---|
| Bank<br>Number |           | Address                          | 15                                     | 14                  | 13 | 12 | 11 | 10               | 9 | 8 | 7                | 6 | 5 | 4 | 3  | 2      | 1   | 0 |
|                |           | 80 <sub>h</sub> -8F <sub>h</sub> | S0 S2 S3 S0 SL S2 SL S3 RFU[7:0] = 00h |                     |    |    |    |                  |   |   |                  |   |   |   |    |        |     |   |
|                |           | 50 <sub>h</sub> -5F <sub>h</sub> | TID_SERIAL[15:0]                       |                     |    |    |    |                  |   |   |                  |   |   |   |    |        |     |   |
|                |           | 40 <sub>h</sub> -4F <sub>h</sub> | TID_SERIAL[31:16]                      |                     |    |    |    |                  |   |   |                  |   |   |   |    |        |     |   |
|                |           | 30 <sub>h</sub> -3F <sub>h</sub> | TID_SERIAL[47:32]                      |                     |    |    |    |                  |   |   |                  |   |   |   |    |        |     |   |
| 102            | TID (ROM) | 20 <sub>h</sub> -2F <sub>h</sub> | 0                                      | 0                   | 1  | 0  | 0  | 0                | 0 | 0 | 0                | 0 | 0 | 0 | 0  | 0      | 0   | 0 |
|                |           | 10 15                            |                                        | MDID[3:0]           |    |    |    |                  |   |   | To Market Market |   |   |   |    |        |     |   |
|                |           | 10 <sub>h</sub> -1F <sub>h</sub> | 0                                      | 0                   | 0  | 1  |    | Tag Model Number |   |   |                  |   |   |   |    |        |     |   |
|                |           | 00h-0Fh                          |                                        | EPCglobal™ Class ID |    |    |    |                  |   |   | Χ                | S | F |   | MI | DID[8: | :4] |   |
|                |           | UUh-UFh                          | 1                                      | 1                   | 1  | 0  | 0  | 0                | 1 | 0 | 1                | 0 | 0 | 0 | 0  | 0      | 0   | 0 |

Table 20: Impinj M800 Series Tag Model Number Details

| Tou akin madal | Tag Model Number |                |  |  |  |  |  |
|----------------|------------------|----------------|--|--|--|--|--|
| Tag chip model | Hex              | Binary         |  |  |  |  |  |
| Impinj M830    | 1B0              | 0001 1011 0000 |  |  |  |  |  |
| Impinj M850    | 1B0              | 0001 1011 0000 |  |  |  |  |  |

#### 4.11 User Memory

The Impinj M850 tag chip user memory bank contains 32 bits of memory: two 16-bit words at memory addresses  $00_h$  to  $1F_h$ . The Impinj M830 tag chip contains no user memory bank. For further details about writing to user memory, refer to the Gen2v2 specification.

### 5 ABSOLUTE MAXIMUM RATINGS

Stresses beyond those listed in this section may cause permanent damage to the tag chip. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this datasheet is not guaranteed or implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### 5.1 Temperature

The tag chip is designed to be used within the temperature ranges listed in Table 21. These ranges specify the operating, storage, and survival conditions for the tag chip. Tag functional and performance requirements are met over the operating range, unless otherwise specified.



**Table 21: Temperature Parameters** 

| Parameter                         | Minimum         | Typical | Maximum | Units       | Comments                                                                                                                                                                    |
|-----------------------------------|-----------------|---------|---------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Extended Operating<br>Temperature | <del>-4</del> 0 |         | +85     | °C          | Default range for all functional and performance requirements except write operations. Write operations are limited to the Gen2 extended temperature range maximum of 65°C. |
| Storage<br>Temperature            | -40             |         | +85/125 | °C          | At 125°C data retention is 1 year                                                                                                                                           |
| Assembly Survival<br>Temperature  |                 |         | 260     | °C          | Applied for one minute                                                                                                                                                      |
| Temperature Rate of Change        |                 |         | 4       | °C /<br>sec | During operation                                                                                                                                                            |

### 5.2 Electrostatic Discharge (ESD) Tolerance

The tag chip is guaranteed to survive ESD as specified in Table 22.

**Table 22: ESD Limits** 

| Parameter | Minimum | Typical | Maximum | Units | Comments               |
|-----------|---------|---------|---------|-------|------------------------|
| ESD       |         |         | 2,000   | V     | HBM (Human Body Model) |

#### 5.3 NVM Use Model

Tag memory is designed to endure 10,000 write cycles or retain data for 10 years.



# **6 ORDERING INFORMATION**

Contact <a href="mailto:sales@impinj.com">sales@impinj.com</a> for ordering support.

**Table 23: Ordering Information** 

| Part Number   | Form  | Product              | Processing Flow                        |  |  |  |  |
|---------------|-------|----------------------|----------------------------------------|--|--|--|--|
| IPJ-M830A-A00 | Wafer | Impinj M830 tag chip | Padded, thinned (to ~120 μm) and diced |  |  |  |  |
| IPJ-M850A-A00 | Wafer | Impinj M850 tag chip | Padded, thinned (to ~120 μm) and dic   |  |  |  |  |



### 7 NOTICES

Copyright © 2023, Impinj, Inc. All rights reserved.

Impinj gives no representation or warranty, express or implied, for accuracy or reliability of information in this document. Impinj reserves the right to change its products and services and this information at any time without notice.

EXCEPT AS PROVIDED IN IMPINJ'S TERMS AND CONDITIONS OF SALE (OR AS OTHERWISE AGREED IN A VALID WRITTEN INDIVIDUAL AGREEMENTWITH IMPINJ), IMPINJ ASSUMES NO LIABILITY WHATSOEVER AND IMPINJ DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATED TO SALE AND/OR USE OF IMPINJ PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT.

NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY PATENT, COPYRIGHT, MASKWORK RIGHT, OR OTHER INTELLECTUALPROPERTY RIGHT IS GRANTED BY THIS DOCUMENT.

Impinj assumes no liability for applications assistance or customer product design. Customers should provide adequate design and operating safeguards to minimize risks.

Impinj products are not designed, warranted or authorized for use in any product or application where a malfunction may reasonably be expected to cause personal injury or death, or property or environmental damage ("hazardous uses"), including but not limited to military applications; life-support systems; aircraft control, navigation or communication; air-traffic management; or in the design, construction, operation, or maintenance of a nuclear facility. Customers must indemnify Impinj against any damages arising out of the use of Impinj products in any hazardous uses

Impinj, and Impinj products and features are trademarks or registered trademarks of Impinj, Inc. For a complete list of Impinj Trademarks, visit www.impinj.com/trademarks. All other product or service names may be trademarks of their respective companies.

The products referenced in this document may be covered by one or more U.S. patents. See www.impinj.com/patents for details.